• 跳至主要內容
  • Skip to secondary menu
  • 跳至主要資訊欄

陽明交通大學307實驗室

Mixed-Signal, Radio-Frequency, and Beyond

  • Home
  • About
    • 天下雜誌報導
    • 今周刊報導
    • Data Converter ICs
    • Power Management ICs
    • ESD Protection
    • Radio-Frequency VLSI
  • Faculty
    • 吳重雨(退休)教授
    • 吳介琮(退休)教授
    • 柯明道教授
    • 陳巍仁教授
    • 郭建男教授
    • 胡樹一教授
    • 陳柏宏教授
    • 林群祐教授
    • 王仲益教授
  • Admission
    • Admission:Faculty

A 10-Bit 300-MS/s Pipelined ADC with Digital Calibration and Digital Bias Generation

2013-02-23 by admin

A 10-bit pipelined ADC was fabricated using a 65 nm CMOS technology. To reduce power consumption, switching opamps are used. These switching opamps are designed to have a short turn-on time. Digital background calibration is employed to correct the A/D conversion error caused by the low dc gain of the opamps. The biasing voltages in each opamp are automatically generated using digital circuits. This bias scheme can maintain the settling behavior of the opamp against process-voltage-temperature variations. At 300 MS/s sampling rate, the ADC consumes 26.6 mW from a 1 V supply. Its measured DNL and INL are +0.52/-0.4 LSB and +0.99/-1.65 LSB respectively. Its measured SNDR and SFDR are 55.4 dB and 67.2 dB respectively. The chip active area is 0.36 mm2.

Publication: B-N Fang and J-T Wu, “A 10-Bit 300-MS/s Pipelined ADC with Digital Calibration and Digital Bias Generation,” IEEE Journal of Solid-State Circuits, Vol. 48, No. 3, pp. 670-683, March 2013.

分類: 研究成果 標籤: 吳介琮

主要資訊欄

分類

  • 新聞
  • 會議資訊
  • 演講與短期課程
  • 研究成果

公告

National Yang Ming Chiao Tung University · Copyright © 2025 · 登入