• 跳至主要內容
  • Skip to secondary menu
  • 跳至主要資訊欄

陽明交通大學307實驗室

Mixed-Signal, Radio-Frequency, and Beyond

  • Home
  • About
    • 天下雜誌報導
    • 今周刊報導
    • Data Converter ICs
    • Power Management ICs
    • ESD Protection
    • Radio-Frequency VLSI
  • Faculty
    • 吳重雨(退休)教授
    • 吳介琮(退休)教授
    • 柯明道教授
    • 陳巍仁教授
    • 郭建男教授
    • 胡樹一教授
    • 陳柏宏教授
    • 林群祐教授
    • 王仲益教授
  • Admission
    • Admission:Faculty

A Digital Jitter Compensation Technique for Analog-to-Digital Converters

2023-12-14 by admin

For an ADC that periodically converts a time-varying analog input, the jitter in the ADC’s sampling clock introduces sampling errors, degrading the ADC’s dynamic performance. This paper describes a jitter compensation technique to mitigate the effect of sampling clock jitters. Clock jitter is detected by using an extra ADC that samples a reference clock. Sampling errors are then canceled by using a digital differentiator with the acquired jitter estimates. Experiment on a test chip shows that this technique improves the SNR performance of a 12-bit 247-MS/s ADC from 51.9 dB to 56.3 dB when the input is an 80-MHz 􀀀1-dBFS sinewave. A sampling clock with 4.89 ps rms jitter drives the ADC.

Publication: D-H Wang and J-T Wu, “A Digital Jitter Compensation Technique for Analog-to-Digital Converters,” 2023 IEEE International Symposium on Circuits and Systems, May 2023.

分類: 研究成果 標籤: 吳介琮

主要資訊欄

分類

  • 新聞
  • 會議資訊
  • 演講與短期課程
  • 研究成果

公告

National Yang Ming Chiao Tung University · Copyright © 2025 · 登入